# Dual Picoampere Input Current Bipolar Op Amp **AD706** FEATURES High DC Precision 100 μV Max Offset Voltage 1.5 μV/°C Max Offset Drift 200 pA Max Input Bias Current 0.5 μV p-p Voltage Noise, 0.1 Hz to 10 Hz 750 μA Supply Current Available in 8-Lead Plastic Mini-DIP and Surface-Mount (SOIC) Packages Available in Tape and Reel in Accordance with EIA-481A Standard Quad Version: AD704 APPLICATIONS Low Frequency Active Filters Precision Instrumentation Precision Integrators #### **GENERAL DESCRIPTION** The AD706 is a dual, low power, bipolar op amp that has the low input bias current of a JFET amplifier, but which offers a significantly lower $I_B$ drift over temperature. It utilizes superbeta bipolar input transistors to achieve picoampere input bias current levels (similar to FET input amplifiers at room temperature), while its $I_B$ typically only increases by 5× at 125°C (unlike a JFET amp, for which $I_B$ doubles every 10°C for a 1000× increase at 125°C). The AD706 also achieves the microvolt offset voltage and low noise characteristics of a precision bipolar input amplifier. Since it has < 200 pA of bias current, the AD706 does not require the commonly used "balancing" resistor. Furthermore, the current noise is only 50 fA/ $\sqrt{\text{Hz}}$ , which makes this amplifier usable with very high source impedances. At 600 $\mu$ A max supply current (per amplifier), the AD706 is well suited for today's high density boards. The AD706 is an excellent choice for use in low frequency active filters in 12-bit and 14-bit data acquisition systems, in precision instrumentation, and as a high quality integrator. The AD706 is internally compensated for unity gain and is available in five performance grades. The AD706J is rated over the commercial temperature range of 0°C to +70°C. The AD706A is rated for the extended industrial temperature range of -40°C to +85°C. The AD706 is offered in two varieties of an 8-lead package: plastic mini-DIP and surface-mount (SOIC). #### REV. E Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. #### **CONNECTION DIAGRAM** Plastic Mini-DIP (N) and Plastic SOIC (R) Packages #### PRODUCT HIGHLIGHTS - The AD706 is a dual low drift op amp that offers JFET level input bias currents, yet has the low I<sub>B</sub> drift of a bipolar amplifier. It may be used in circuits using dual op amps such as the LT1024. - 2. The AD706 provides both low drift and high dc precision. - The AD706 can be used in applications where a chopper amplifier would normally be required but without the chopper's inherent noise. Figure 1. Input Bias Current vs. Temperature One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved. # $\label{eq:tau} \textbf{AD706--SPECIFICATIONS} \quad (@\ T_A = +25^{\circ}\text{C},\ V_{\text{CM}} = 0\ \text{V} \ \text{and}\ \pm 15\ \text{V} \ \text{dc},\ \text{unless otherwise noted.})$ | Parameter | Conditions | Min | AD706J/A<br>Typ | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------|----------------------|-------------------|-------------------------------------------------------------------------------------------------------| | INPUT OFFSET VOLTAGE | | 11244 | - JP | 44414 | | | Initial Offset<br>Offset<br>vs. Temperature, Average TC | T <sub>MIN</sub> to T <sub>MAX</sub> | | 30<br>40<br>0.2 | 100<br>150<br>1.5 | μV<br>μV<br>μV/°C | | vs. Supply (PSRR) $T_{MIN}$ to $T_{MAX}$ Long Term Stability | $V_S = \pm 2 \text{ V to } \pm 18 \text{ V}$<br>$V_S = \pm 2.5 \text{ V to } \pm 18 \text{ V}$ | 110<br>106 | 132<br>126<br>0.3 | | dB<br>dB<br>μV/Month | | INPUT BIAS CURRENT <sup>1</sup> | $V_{CM} = 0 \text{ V}$ | | 50 | 200 | pA | | vs. Temperature, Average TC $T_{MIN}$ to $T_{MAX}$ | $V_{CM} = \pm 13.5 \text{ V}$ $V_{CM} = 0 \text{ V}$ | | 0.3 | 250<br>300 | pA<br>pA/°C<br>pA | | $T_{MIN}$ to $T_{MAX}$ | $V_{CM} = \pm 13.5 \text{ V}$ | | | 400 | pA | | INPUT OFFSET CURRENT | $V_{CM} = 0 V$ $V_{CM} = \pm 13.5 V$ | | 30 | 150<br>250 | pA<br>pA | | vs. Temperature, Average TC $T_{MIN}$ to $T_{MAX}$ $T_{MIN}$ to $T_{MAX}$ | $V_{CM} = 0 \text{ V}$ $V_{CM} = \pm 13.5 \text{ V}$ | | 0.6<br>80<br>80 | 250<br>350 | pA/°C<br>pA<br>pA | | MATCHING CHARACTERISTICS Offset Voltage | CIVI — 2000 I | | | 150 | μV | | Input Bias Current <sup>2</sup> | $T_{MIN}$ to $T_{MAX}$ | | | 250<br>300 | μV<br>pA | | Common-Mode Rejection | $T_{ m MIN}$ to $T_{ m MAX}$ $T_{ m MIN}$ to $T_{ m MAX}$ | 106<br>106 | | 500 | pA<br>dB<br>dB | | Power Supply Rejection | $T_{ m MIN}$ to $T_{ m MAX}$ | 106<br>104 | | | dB<br>dB | | Crosstalk (Figure 2a) | (a) f = 10 Hz<br>R <sub>L</sub> = 2 k $\Omega$ | | 150 | | dB | | FREQUENCY RESPONSE Unity Gain Crossover Frequency Slew Rate | $G = -1$ $T_{MIN}$ to $T_{MAX}$ | | 0.8<br>0.15<br>0.15 | | MHz<br>V/μs<br>V/μs | | INPUT IMPEDANCE Differential Common Mode | | | 40 2<br>300 2 | | MΩ pF<br>GΩ pF | | INPUT VOLTAGE RANGE<br>Common-Mode Voltage<br>Common-Mode Rejection Ratio | $V_{CM} = \pm 13.5 \text{ V}$ $T_{MIN}$ to $T_{MAX}$ | ±13.5<br>110<br>108 | ±14<br>132<br>128 | | V<br>dB<br>dB | | INPUT CURRENT NOISE | 0.1 Hz to 10 Hz<br>f = 10 Hz | | 3<br>50 | | pA p-p<br>fA/√Hz | | INPUT VOLTAGE NOISE | 0.1 Hz to 10 Hz<br>f = 10 Hz<br>f = 1 kHz | | 0.5<br>17<br>15 | 22 | $\begin{array}{c} \mu V \ p \text{-} \underline{p} \\ n V / \sqrt{Hz} \\ n V / \sqrt{Hz} \end{array}$ | | PEN-LOOP GAIN $ \begin{array}{c} V_O = \pm 12 \ V \\ R_{LOAD} = 10 \ k\Omega \\ T_{MIN} \ to \ T_{MAX} \\ V_O = \pm 10 \ V \\ R_{LOAD} = 2 \ k\Omega \\ \end{array} $ | | 200<br>150<br>200 | 2000<br>1500<br>1000 | | V/mV<br>V/mV<br>V/mV | | | $T_{MIN}$ to $T_{MAX}$ | 150 | 1000 | | V/mV | | OUTPUT CHARACTERISTICS Voltage Swing | $R_{LOAD} = 10 \text{ k}\Omega$ $T_{MIN}$ to $T_{MAX}$ | ±13<br>±13 | ±14<br>±14 | | V<br>V | | Current Capacitive Load Drive Capability | Short Circuit Gain = +1 | | ±15<br>10,000 | | mA<br>pF | ## SPECIFICATIONS (continued) | Parameter | Conditions | Min | Typ | Max | Unit | | |--------------------------|------------------------|------|------|----------|------|--| | POWER SUPPLY | | | | | | | | Rated Performance | | | ±15 | | V | | | Operating Range | | ±2.0 | | $\pm 18$ | V | | | Quiescent Current, Total | | | 0.75 | 1.2 | mA | | | | $T_{MIN}$ to $T_{MAX}$ | | 0.8 | 1.4 | mA | | | TRANSISTOR COUNT | Number of Transistors | | 90 | | | | #### NOTES CMRR match is the difference between $\frac{\Delta V_{OS1}}{\Delta V_{CM}}$ for Amplifier 1 and $\frac{\Delta V_{OS2}}{\Delta V_{CM}}$ for Amplifier 2, expressed in dB. PSRR match is the difference between $\frac{\Delta V_{OSI}}{\Delta V_{SUPPLY}}$ for Amplifier 1 and $\frac{\Delta V_{OS2}}{\Delta V_{SUPPLY}}$ for Amplifier 2, expressed in dB. All min and max specifications are guaranteed. Specifications subject to change without notice. #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> #### NOTES <sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ORDERING GUIDE** | Model | Temperature<br>Range | Description | Package<br>Option | |----------------|----------------------|---------------|-------------------| | AD706JN | 0°C to 70°C | Plastic DIP | N-8 | | AD706JR | 0°C to 70°C | SOIC | R-8 | | AD706JR-REEL | 0°C to 70°C | Tape and Reel | R-8 | | AD706JR-REEL7 | 0°C to 70°C | Tape and Reel | R-8 | | AD706AR | −40°C to +85°C | SOIC | R-8 | | AD706AR-REEL | –40°C to +85°C | Tape and Reel | R-8 | | AD706AR-REEL7 | –40°C to +85°C | Tape and Reel | R-8 | | AD706ARZ-REEL* | −40°C to +85°C | Tape and Reel | R-8 | <sup>\*</sup>Lead-free part. #### METALIZATION PHOTOGRAPH Dimensions shown in inches and (mm). Contact factory for latest dimensions. #### CAUTION . ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD706 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. E -3- <sup>&</sup>lt;sup>1</sup>Bias current specifications are guaranteed maximum at either input. $<sup>^2</sup>$ Input bias current match is the difference between corresponding inputs ( $I_B$ of -IN of Amplifier 1 minus $I_B$ of -IN of Amplifier 2). <sup>&</sup>lt;sup>2</sup>Specification is for device in free air: <sup>8-</sup>Lead Plastic Package: $\theta_{IA} = 100^{\circ}$ C/W <sup>8-</sup>Lead Small Outline Package: $\theta_{JA} = 155^{\circ}\text{C/W}$ $<sup>^3</sup>$ The input pins of this amplifier are protected by back-to-back diodes. If the differential voltage exceeds $\pm 0.7$ V, external series protection resistors should be added to limit the input current to less than 25 mA. ## **AD706—Typical Performance Characteristics** $(Default\ Conditions: \pm 5\ V,\ C_L = 5\ pF,\ G = 2,\ R_g = R_f = 1\ k\Omega,\ R_L = 2\ k\Omega,\ V_O = 2\ V\ p-p,\ Frequency = 1\ MHz,\ T_A = 25^\circ C)$ TPC 1. Typical Distribution of Input Offset Voltage TPC 2. Typical Distribution of Input Bias Current TPC 3. Typical Distribution of Input Offset Current TPC 4. Input Common-Mode Voltage Range vs. Supply Voltage TPC 5. Large Signal Frequency Response TPC 6. Offset Voltage Drift vs. Source Resistance TPC 7. Typical Distribution of Offset Voltage Drift TPC 8. Change in Input Offset Voltage vs. Warm-Up Time TPC 9. Input Bias Current vs. Common-Mode Voltage -4- REV. E TPC 10. Input Noise Voltage Spectral Density TPC 11. Input Noise Current Spectral Density TPC 12. 0.1 Hz to 10 Hz Noise Voltage TPC 13. Quiescent Supply Current vs. Supply Voltage TPC 14. Common-Mode Rejection Ratio vs. Frequency TPC 15. Power Supply Rejection Ratio vs. Frequency TPC 16. Open-Loop Gain vs. Load Resistance vs. Load Resistance TPC 17. Open-Loop Gain and Phase Shift vs. Frequency TPC 18. Output Voltage Swing vs. Supply Voltage REV. E -5- Figure 2a. Crosstalk vs. Frequency Figure 2b. Crosstalk Test Circuit Figure 3. Magnitude of Closed-Loop Output Impedance vs. Frequency Figure 4a. Unity Gain Follower (For large signal applications, resistor $R_F$ limits the current through the input protection diodes.) Figure 4b. Unity Gain Follower Large Signal Pulse Response, $R_F = 10 \text{ k}\Omega$ , $C_L = 1,000 \text{ pF}$ Figure 4c. Unity Gain Follower Small Signal Pulse Response, $R_F = 0 \Omega$ , $C_L = 100 pF$ Figure 4d. Unity Gain Follower Small Signal Pulse Response, $R_F = 0 \Omega$ , $C_L = 1000 pF$ -6- REV. E Figure 5a. Unity Gain Inverter Connection Figure 5b. Unity Gain Inverter Large Signal Pulse Response, $C_L = 1,000 \text{ pF}$ Figure 5c. Unity Gain Inverter Small Signal Pulse Response, $C_L = 100 \text{ pF}$ Figure 5d. Unity Gain Inverter Small Signal Pulse Response, $C_L = 1000 \text{ pF}$ Figure 6 shows an in-amp circuit that has the obvious advantage of requiring only one AD706, rather than three op amps, with subsequent savings in cost and power consumption. The transfer function of this circuit (without $R_{\rm G}$ ) is $$V_{OUT} = (V_{IN1} - V_{IN2}) \left( 1 + \frac{R4}{R3} \right)$$ for R1 = R4 and R2 = R3. Input resistance is high, thus permitting the signal source to have an unbalanced output impedance. \*OPTIONAL INPUT PROTECTION RESISTOR FOR GAINS GREATER THAN 100 OR INPUT VOLTAGES EXCEEDING THE SUPPLY VOLTAGE. Figure 6. Two Op Amp Instrumentation Amplifier Furthermore, the circuit gain may be fine trimmed using an optional trim resistor, R<sub>G</sub>. Like the three op amp circuit, CMR increases with gain, once initial trimming is accomplished—but CMR is still dependent upon the ratio matching of Resistors R1 through R4. Resistor values for this circuit, using the optional gain resistor, $R_{\rm G}$ , can be calculated using $$R1 = R4 = 49.9 k\Omega$$ $$R2 = R3 = \frac{49.9 k\Omega}{0.9 G - 1}$$ $$R_G = \frac{99.8 k\Omega}{0.06 G}$$ where G =The desired circuit gain. Table I provides practical 1% resistance values. Note that without resistor $R_G$ , $R_G$ and $R_G$ = 49.9 $k\Omega/G$ -1. Table I. Operating Gains of Amplifiers A1 and A2 and Practical 1% Resistor Values for the Circuit of Figure 6 | Circuit Gain | Gain of A1 | Gain of A2 | R2, R3 | R1, R4 | |--------------|------------|------------|-------------------------|---------| | 1.10 | 11.00 | 1.10 | 499 kΩ | 49.9 kΩ | | 1.33 | 4.01 | 1.33 | $150~\mathrm{k}\Omega$ | 49.9 kΩ | | 1.50 | 3.00 | 1.50 | $100 \mathrm{k}\Omega$ | 49.9 kΩ | | 2.00 | 2.00 | 2.00 | $49.9~\mathrm{k}\Omega$ | 49.9 kΩ | | 10.1 | 1.11 | 10.10 | $5.49~\mathrm{k}\Omega$ | 49.9 kΩ | | 101.0 | 1.01 | 101.0 | $499 \Omega$ | 49.9 kΩ | | 1001 | 1.001 | 1001 | $49.9~\Omega$ | 49.9 kΩ | For a much more comprehensive discussion of in-amp applications, refer to the *Instrumentation Amplifier Applications Guide*—available free from Analog Devices, Inc. REV. E -7- Figure 7. 1 Hz, 4-Pole Active Filter #### 1 Hz, 4-Pole, Active Filter Figure 7 shows the AD706 in an active filter application. An important characteristic of the AD706 is that both the input bias current, input offset current, and their drift remain low over most of the op amp's rated temperature range. Therefore, for most applications, there is no need to use the normal balancing resistor. Adding the balancing resistor enhances performance at high temperatures, as shown by Figure 8. Figure 8. $V_{OS}$ vs. Temperature Performance of the 1 Hz Filter Table II. 1 Hz, 4-Pole, Low Pass Filter Recommended Component Values | Desired Low<br>Pass Response | Section 1<br>Frequency<br>(Hz) | Q | Section 2<br>Frequency<br>(Hz) | Q | C1 (µF) | C2<br>(µF) | C3<br>(µF) | C4<br>(μF) | |------------------------------|--------------------------------|-------|--------------------------------|-------|---------|------------|------------|------------| | Bessel | 1.43 | 0.522 | 1.60 | 0.806 | 0.116 | 0.107 | 0.160 | 0.0616 | | Butterworth | 1.00 | 0.541 | 1.00 | 1.31 | 0.172 | 0.147 | 0.416 | 0.0609 | | 0.1 dB Chebychev | 0.648 | 0.619 | 0.948 | 2.18 | 0.304 | 0.198 | 0.733 | 0.0385 | | 0.2 dB Chebychev | 0.603 | 0.646 | 0.941 | 2.44 | 0.341 | 0.204 | 0.823 | 0.0347 | | 0.5 dB Chebychev | 0.540 | 0.705 | 0.932 | 2.94 | 0.416 | 0.209 | 1.00 | 0.0290 | | 1.0 dB Chebychev | 0.492 | 0.785 | 0.925 | 3.56 | 0.508 | 0.206 | 1.23 | 0.0242 | NOTE Specified Values are for a -3 dB point of 1.0 Hz. For other frequencies simply scale capacitors C1 through C4 directly, i.e. for 3 Hz Bessel response, C1 = $0.0387~\mu F$ , C2 = $0.0357~\mu F$ , C3 = $0.0533~\mu F$ , C4 = $0.0205~\mu F$ . -8- REV. E #### **OUTLINE DIMENSIONS** #### 8-Lead Standard Small Outline Package [SOIC] (R-8) Dimensions shown in millimeters and (inches) COMPLIANT TO JEDEC STANDARDS MS-012AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN #### 8-Lead Plastic Dual-in-Line Package [PDIP] (N-8) Dimensions shown in inches and (millimeters) COMPLIANT TO JEDEC STANDARDS MO-095AA CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN REV. E -9- # **Revision History** | Location | Page | |------------------------------------------------|------| | 10/03-Data Sheet changed from REV. D to REV. E | | | Removed the K Version | | | Updated FEATURES list | | | Updated PRODUCT DESCRIPTION | | | Renumbered TPCs | | | Renumbered Figures | | | Updated OUTLINE DIMENSIONS | 9 | | 10/02-Data Sheet changed from REV. C to REV. D | | | Deleted 8-Lead CERDIP (Q-8) Package | | | Edits to FEATURES | | | Edits to PRODUCT DESCRIPTION | | | Edits to SPECIFICATIONS | | | Edits to ABSOLUTE MAXIMUM RATINGS | | | Edits to ORDERING GUIDE | | | Updated OUTLINE DIMENSIONS | |