10 mV # LF351 Wide Bandwidth JFET Input Operational Amplifier ### **General Description** The LF351 is a low cost high speed JFET input operational amplifier with an internally trimmed input offset voltage (BI-FET IIIM technology). The device requires a low supply current and yet maintains a large gain bandwidth product and a fast slew rate. In addition, well matched high voltage JFET input devices provide very low input bias and offset currents. The LF351 is pin compatible with the standard LM741 and uses the same offset voltage adjustment circuitry. This feature allows designers to immediately upgrade the overall performance of existing LM741 designs. The LF351 may be used in applications such as high speed integrators, fast D/A converters, sample-and-hold circuits and many other circuits requiring low input offset voltage, low input bias current, high input impedance, high slew rate and wide bandwidth. The device has low noise and offset voltage drift, but for applications where these requirements are critical, the LF356 is recommended. If maximum supply current is important, however, the LF351 is the better choice. #### **Features** | ■ Low input bias current | 50 pA | |-------------------------------------------------------------|--------------------| | ■ Low input noise voltage | 25 nV/√Hz | | ■ Low input noise current | 0.01 pA/√Hz | | ■ Wide gain bandwidth | 4 MHz | | ■ High slew rate | 13 V/μs | | ■ Low supply current | 1.8 mA | | ■ High input impedance | 10 <sup>12</sup> Ω | | ■ Low total harmonic distortion A <sub>V</sub> =10, | <0.02% | | R <sub>L</sub> =10k, V <sub>O</sub> =20 Vp-p, BW=20 Hz-20 k | Hz | | ■ Low 1/f noise corner | 50 Hz | ■ Low 1/f noise corner 50 Hz ■ Fast settling time to 0.01% 2 μs ## **Typical Connection** ## Simplified Schematic ■ Internally trimmed offset voltage ### Connection Diagrams (Top Views) Metai Can Package Note, Pin 4 connected to case Order Number LF351H See NS Package Number H08C #### Dual-In-Line Package Order Number LF351J, LF351M or LF351N See NS Package Number J08A, M08A or N08E TL/H/5648-1 **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage ± 18V Power Dissipation (Notes 1 and 6) 670 mW Operating Temperature Range 0°C to +70°C T<sub>I</sub>(MAX) 115°C Differential Input Voltage ±30V Input Voltage Range (Note 2) ±15V Output Short Circuit Duration Continuous Storage Temperature Range -65°C to +150°C Lead Temp. (Soldering, 10 sec.) Metal Can 300°C DIP 260°C H Package N Package θ<sub>jA</sub> 164°C/W (Still Air) 120°C/W 66°C/W 120°C/W (400 LF/min Air Flow) θ<sub>IC</sub> 21°C/W Soldering Information Dual-In-Line Package Soldering (10 sec.) Small Outline Package Vapor Phase (60 sec.) Infrared (15 sec.) 215°C 220°C 260°C See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering sur- face mount devices. ESD rating to be determined. ### DC Electrical Characteristics (Note 3) | Symbol | Parameter | Conditions | LF351 | | | Units | |----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|----------|--------------|----------|--------------| | | | | Min | Тур | Max | Onits | | Vos | Input Offset Voltage | $R_S = 10 \text{ k}\Omega$ , $T_A = 25^{\circ}\text{C}$<br>Over Temperature | | 5 | 10<br>13 | mV<br>mV | | ΔV <sub>OS</sub> /ΔT | Average TC of Input Offset<br>Voltage | R <sub>S</sub> =10 kΩ | | 10 | | μ٧/°C | | los | Input Offset Current | T <sub>j</sub> = 25°C, (Notes 3, 4)<br>T <sub>j</sub> ≤ 70°C | | 25 | 100<br>4 | pA<br>nA | | 1 <sub>B</sub> | Input Bias Current | $T_j = 25$ °C, (Notes 3, 4)<br>$T_j \le \pm 70$ °C | | 50 | 200<br>8 | pA<br>nA | | R <sub>IN</sub> | Input Resistance | T <sub>i</sub> =25°C | | 1012 | | Ω | | Avol | Large Signal Voltage Gain | $V_S = \pm 15V$ , $T_A = 25^{\circ}C$<br>$V_O = \pm 10V$ , $R_L = 2 k\Omega$<br>Over Temperature | 25<br>15 | 100 | | V/m\<br>V/m\ | | V <sub>O</sub> | Output Voltage Swing | $V_S = \pm 15V$ , $R_L = 10 \text{ k}\Omega$ | ±12 | ± 13.5 | <u>-</u> | v | | V <sub>CM</sub> | Input Common-Mode Voltage<br>Range | V <sub>S</sub> = ±15V | ±11 | + 15<br>- 12 | | V | | CMRR | Common-Mode Rejection Ratio | R <sub>S</sub> ≤10 kΩ | 70 | 100 | | dB | | PSRR | Supply Voltage Rejection Ratio | (Note 5) | 70 | 100 | | dB | | Is | Supply Current | | | 1.8 | 3.4 | mA | ### **AC Electrical Characteristics** (Note 3) | Symbol | Parameter | Conditions | LF351 | | | Units | |--------|--------------------------------|-----------------------------------------------------------|-------|------|-----|--------| | | | | Min | Тур | Max | Oliita | | SR | Slew Rate | V <sub>S</sub> = ± 15V, T <sub>A</sub> =25°C | | 13 | | V/μs | | GBW | Gain Bandwidth Product | V <sub>S</sub> = ± 15V, T <sub>A</sub> = 25°C | | 4 | - | MHz | | en | Equivalent Input Noise Voltage | $T_A = 25^{\circ}C$ , $R_S = 100\Omega$ ,<br>f = 1000 Hz | | 25 | | nV/√Hz | | in | Equivalent Input Noise Current | T <sub>j</sub> = 25°C, f= 1000 Hz | | 0.01 | | pA/√Hz | Note 1: For operating at elevated temperature, the device must be derated based on the thermal resistance, $\theta_{\rm JA}$ . Note 2: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage. Note 3: These specifications apply for $V_S = \pm 15 V$ and $0^{\circ}C \le T_A \le +70^{\circ}C$ . $V_{OS}$ , $I_B$ and $I_{OS}$ are measured at $V_{CM} = 0$ . Note 4: The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature, $T_j$ . Due to the limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $P_D$ . $T_j = T_A + \theta_{jA} P_D$ where $\theta_{jA}$ is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum. Note 5: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice. From ± 15V to ±5V. Note 8: Max. Power Dissipation is defined by the package characteristics. Operating the part near the Max. Power Dissipation may cause the part to operate outside guaranteed limits. ## **Typical Performance Characteristics (Continued)** TL/H/5648~3 3 ### **Pulse Response** ## **Application Hints** The LF351 is an op amp with an internally trimmed input offset voltage and JFET input devices (BI-FET IITM). These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed Exceeding the negative common-mode limit on either input will force the output to a high state, potentially causing a reversal of phase to the output. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the #### 3 ### **Application Hints** (Continued) common-mode range again puts the input stage and thus the amplifier in a normal operating mode. Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state. The amplifier will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may occur. The LF351 is biased by a zener reference which allows normal circuit operation on $\pm 4V$ power supplies. Supply voltages less than these may result in lower gain bandwidth and slew rate. The LF351 will drive a 2 k $\Omega$ load resistance to $\pm$ 10V over the full temperature range of 0°C to $\pm$ 70°C. If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings. Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit. Because these amplifiers are JFET rather than MOSFET input op amps they do not require special handling. As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground. A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capactance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant. ### **Detailed Schematic** # **Typical Applications** #### Supply Current indicator/Limiter $\bullet$ $V_{OUT}$ switches high when $R_{S}I_{S}>V_{D}$ #### Hi-ZiN Inverting Ampilfier Parasitic input capacitance C1 = (3 pF for LF351 plus any additional layout capacitance) interacts with feedback elements and creates undesirable high frequency pole. To compensate, add C2 such that: R2C2 = R1C1. #### Ultra-Low (or High) Duty Cycle Pulse Generator - COUTPUT HIGH $\approx$ R1C $\ell$ n $\frac{4.8 2V_S}{4.8 V_S}$ - tourput low $\approx$ R2C $\ell$ n $\frac{2V_S-7.8}{V_S-7.8}$ where $V_S = V^+ + |V^-|$ \*low leakage capacitor #### **Long Time Integrator** TL/H/5648-10 \*Low leakage capacitor • 50k pot used for less sensitive VOS adjust